## Layer Pitches (-M5)

|                   | Intel 10nm CPU?                | TSMC 7nm SRAM(IEDM 2016) | GLOBAL     |
|-------------------|--------------------------------|--------------------------|------------|
| M5                | 52nm<br>Pitch                  | 76nm<br>Pitch            |            |
| M4                | 44nm<br>Pitch                  | 40nm<br>Pitch            |            |
| М3                | 44nm<br>Pitch                  | 40nm<br>Pitch            |            |
| M2                | 44nm<br>Pitch                  | 40nm<br>Pitch            |            |
| M1                | 36nm<br>Pitch                  | 40nm<br>Pitch            |            |
| МО                | 40nm<br>Pitch                  | 40nm<br>Pitch            |            |
| Contacted<br>Gate | 54nm<br>Pitch                  | 54nm<br>Pitch            |            |
| Fin               | 46<br>nm<br>7<br>nm<br>7<br>nm |                          | 4<br>n<br> |

Copyright (c) 2018 Hiroshige Goto All rights reserved.

